MIL- STD-883F 2004 TEST METHOD STANDARD MICROCIRCUITS - 第586页

MIL-STD-883F METHOD 5003 20 November 1969 4 3.2.6 External pack age cleani ng. W hen t here is evidence of contami nation on t he package exter ior, t he device s hall be immers ed in st andard degreas ing agents foll ow…

100%1 / 708
MIL-STD-883F
METHOD 5003
20 November 1969
3
p. Shorts through the oxide or dielectric.
q. Missing or peeling metals.
r. Corroded metals within package.
s. Cracked die or substrate.
3.2 Test condition B
. This is a more extensive procedure which supplements test condition A with x-ray radiography, seal
testing, additional electrical measurements, package cleaning, vacuum baking, and probing procedures to aid in
confirmation of suspected modes and mechanisms. The following steps shall be performed in the sequence indicated and
the results included in the failure analysis report. The sequence may be modified or additional tests performed when
justified by an analysis of the results of previous steps in the sequence.
3.2.1 External examination
. This shall include an optional examination at a magnification of 30X minimum of:
a. The conditions of leads, platings, soldered, or welded regions.
b. Condition of external package material, seals, markings, and other features as warranted.
Photographic records shall be taken at suitable magnification of any unusual features.
3.2.2 Electrical verification procedures
. This shall include the measurement of all electrical parameters in the applicable
acquisition document.
3.2.3 Additional electrical tests
. In addition to the threshold and case isolation tests, this section provides for curve tracer
pin to pin measurements and other nonstandard measurements which allow electrical characterization of significant physical
properties.
a. Threshold test. Determine the forward characteristic obtained for each pin to substrate and compare to the device
schematic and structure. Excessive forward voltage drop may indicate an open or abnormally high resistance in
the current path.
b. Case isolation. (For metal packages or those with metal lids or headers only.) Applying a voltage between the
package and the external leads. Current flow determines the presence of shorts-to-case.
c. Pin-to-pin two and three terminal electrical measurements utilizing a transistor curve tracer, electrometer,
picoammeter, capacitance bridge, and oscilloscope, as required, shall be performed and results recorded for lead
combinations involving the defective portion of the microcircuit. Gain, transfer, input versus output, forward and
reverse junction characteristics, shall be observed and interpreted. Resulting characteristics may be compared to
those obtained from a good unit, and differences interpreted for their relation to the device failure.
3.2.4 X-ray radiography
. A film record is required of the failed device taken normal to the top surface of the device, and
where applicable, additional views shall be recorded. This shall be performed when open or shorted leads, or the presence
of foreign material inside the device package are indicated from electrical verification of failure or there is evidence of
excessive temperature connected with the device failures.
3.2.5 Fine and gross seal testing
. This shall be performed in accordance with method 1014 of this standard.
MIL-STD-883F
METHOD 5003
20 November 1969
4
3.2.6 External package cleaning. When there is evidence of contamination on the package exterior, the device shall be
immersed in standard degreasing agents followed by boiling deionized water. After drying in clean nitrogen, critical
parameters in the applicable acquisition document shall be remeasured in accordance with 3.2.1 above.
3.2.7 Internal examination
. The lid of the failed device shall be carefully removed and an optical examination made of the
internal device construction, at a minimum magnification of 30X. A color photograph, at suitable magnification to show
sufficient detail, shall be taken of any anomalous regions which may be related to the device failure. Where there is
evidence of foreign material inside the device package, it shall be removed using a stream of dry compressed inert gas or
appropriate solvents. The relationship of the foreign material to device failure (if any) shall be noted and if possible, the
nature of the material shall be determined.
3.2.8 Electrical verification procedures
. Critical parameters of the individual specification shall be remeasured and
recorded.
3.2.9 Vacuum bake
. This shall be performed at the suggested condition 10
-5
torr, 150°C to 250°C for 2 hours noting any
change in leakage current, as a result of baking, using a microammeter.
3.2.10 Electrical verification procedures
. Critical parameters of the individual specification shall be remeasured and
recorded.
3.2.11 Multipoint probe
. A multipoint probe shall be used as applicable to probe active regions of the device to further
localize the cause of failure. A curve tracer shall be used to measure resistors, the presence of localized shorts and opens,
breakdown voltages, and transistor gain parameters. A microammeter shall be used for measuring leakage currents, and
where applicable, a capacitance bridge shall be employed for the determination of other junction properties. It may be
necessary to open metallization stripes to isolate components.
3.2.12 Information obtainable
. The procedures of test condition B can result in the following information in addition to that
outlined in 3.1.5:
a. Hermeticity problems.
b. Radiographically determined defects such as poor wire dress, loose bonds, open bonds, voids in die or substrate
mount, presence of foreign materials.
c. Further definition of failed device region.
d. Stability of surface parameters.
e. Quality of junctions, diffusions and elements.
3.3 Test condition C
. In this procedure additional metallographic analysis techniques are provided to supplement the
analysis accomplished in test condition B, and shall be performed after completion of the full procedure of test condition B.
In test condition C, one of the procedures (see 3.3.1, 3.3.2, and 3.3.3) shall be selected as appropriate and the steps shall
be followed in the sequences indicated. The sequence may be modified or additional tests performed when justified by the
analysis of the results of previous steps in the sequence.
MIL-STD-883F
METHOD 5003
20 November 1969
5
3.3.1 Total device cross section. This procedure shall be used where there are indications of defects in the package, die
or substrate, bonds, seals, or structural elements. The following steps shall be performed:
a. Mount the device in the appropriate orientation for cross sectioning procedures.
b. Section to reveal desired feature(s) and stain where applicable.
c. Employ bright field, dark field, or polarized light photomicrography at suitable magnification.
d. Make photographic record of defective regions or features pertinent to the mode or mechanism of failure.
3.3.2 Oxide defect analysis
. This procedure shall be used where there are indication of oxide (or other dielectric)
structural anomalies or contamination within or under the oxide or where it is necessary to determine the specific location
and structure of such defects. The following steps shall be performed:
a. Remove bonds to die or substrate and remove metallized interconnection layer(s).
b. Observe the oxide using interferometric or phase contrast photomicrography at suitable magnification and make
appropriate photographic record.
c. Observe and probe semiconductor contact (window or cut) areas as applicable, recording appropriate electrical
characteristics.
d. Mount the die or substrate in the appropriate orientation for sectioning (angle or cross) procedures, cut or lap to
reveal desired features and stain where applicable.
e. Make photographic record at suitable magnification.
3.3.3 Diffusion defect analysis
. This procedure shall be used where there are indications of diffusion imperfections,
diffusion of contact metal into the semiconductor, structural defects in the semiconductor or anomalies in junction
geometries. The following steps shall be performed:
a. Remove bonds to die or substrate and remove metallized interconnection layer(s).
b. Remove oxide or other dielectric passivation layer.
c. Probe contact regions recording appropriate electrical characteristics.
d. Stain surface to delineate junctions.
e. Mount the die or substrate in the appropriate orientation for cross sectioning or angle lapping, as applicable.
f. Cut or lap as required to expose significant features and stain junctions (may involve successive lap and stain
operations to approach specific defect).
g. Make photographic record at suitable magnification of significant features and record pertinent electrical probing
results.
3.3.4 Information obtainable
. Failure analysis in accordance with test condition C provides additional capability for
detecting or defining the following types of defects:
a. Oxide or dielectric imperfections.
b. Oxide or dielectric thicknesses.